22 Commits

Author SHA1 Message Date
Stefan Agner
d2074201e9 Converted PCB/Schematic to KiCad 7 format
This converts PCB/Schematic files to KiCad 7 format. Converted by simply
opening the project and press save.

Signed-off-by: Stefan Agner <stefan@agner.ch>
2023-04-06 14:41:46 +02:00
Stefan Agner
78b78e172b Bump to Yellow v1.3b
Update 3D model locations and bump dates and versions.

Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-11-06 18:52:46 +01:00
Dominik Sliwa
29fb9d1437 update to the latest symbols and footprints
Update SMTSO2515CTJ standoff and D3 to latest upstream
2022-11-06 17:43:19 +01:00
Dominik Sliwa
833fb14f29 Added cm4 standoffs, usb rec. button, DC_IN pull-down
Added:
- solderable standoffs for the CM4
- DC_IN_F pulldown for D2 high temp reverse current control R44
Modified:
- USB recovery jumper JP2 replaced with a button SW3
- R64 changed to 33k from 6.8k
2022-11-04 20:50:58 +01:00
Stefan Agner
75b1197ca8 Use 0.05Ohm for R60
Previous versions used R44/R60 with 0.1Ohm in parallel for easier
testing. However, with the final version, only the frootprint for
R60 is in the layout, hence it has to be 0.05Ohm.

Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-10-10 22:33:19 +02:00
Stefan Agner
8a27651878 Update silk screen and board version
Adjust silk screen graphics to match current layout. Adjust silk screen
reference designator placements. Bump date and version of schematics and
PCB.

Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-08-29 18:40:06 +02:00
Stefan Agner
7dac247dfd BOM adjustments
Various BOM adjustments, most notably setting/correcting manufacturer
and part number information for D22, D30, FL1, L4 and L5.

Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-08-29 10:17:39 +02:00
Dominik Sliwa
e4cf2747aa Yellow 1.3 PCB 2022-08-29 09:09:51 +02:00
Dominik Sliwa
f6dc839e95 EMC optimisations
-eth shield is not connected to the GND rather it shields "input" of poe
-used smaller package for bulk PoE capacitor
-Changed common mode filter to Pulse T8113
-Added more inductor filters on the primary side
-replaced secondary side ferrite silter with an inductor
-used distributed "flyback" capacitor (3 instead of 1)
-slightly increased distance between the poe transformer and the
ethernet signal traces
- extended GND1 under the transformer
- primary snubber circuit is now in "hot-loop" area
-repositioned poe enable optocoupler

Signed-off-by: Dominik Sliwa <dominik@sliwa.io>
2022-07-25 01:29:09 +02:00
Dominik Sliwa
a60829b4cf USB-UART: PCB: Add CP2102n power diode and fix DRC issues
Signed-off-by: Dominik Sliwa <dominik@sliwa.io>
2022-06-28 15:01:34 +02:00
Dominik Sliwa
96ab6794d5 Use CM4 3.3V as EN fot 3.3Vp
-changed snubber circuit diode to a "normal" from schottky

Signed-off-by: Dominik Sliwa <dominik@sliwa.io>
2022-06-16 17:28:26 +02:00
Dominik Sliwa
04eb3ebc7e Adjust PoE and change 3.3V supply topology
-Snubber circuit under ecrtail load condition can dissipate more power
then the resistor can handle, increased the resistor size and added one
more in parallel
-Increased size of some of the 12V input capacitors
-Use 3.3Vp instead of 3.3V generated by the RPi for LED, RTC, Radio, Fan
control and RPi reduced hat connector
-PoE pri/sec capacitor value changed

Signed-off-by: Dominik Sliwa <dominik@sliwa.io>
2022-06-16 12:50:43 +02:00
Dominik Sliwa
5688e1d4e1 poe 1.3 improvements for emc includes MPS layout sugestions
decreased coupling between poe lines and  the gnd plane
added vias to stich main gnd planes
decreased the peak current through the transformer
inductor based pi filter on the poe output
decreased coupling to gnd of the poe "noise path"
added parallel mosfet capacitance to poe
moved fb line fo the dcdcs away from inductors

Signed-off-by: Dominik Sliwa <dominik@sliwa.io>
2022-06-13 23:20:13 +02:00
Stefan Agner
82fab35211 Schematic/PCB version v1.2b
Increment to sub-version v1.2. Main changes are:
- Back and front silk screen
- LED resistors

There are no changes in the layout and any critical components.

Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-04-27 21:48:15 +02:00
Stefan Agner
58237e2c45 Adjust LED resistors for radio and activity LED
Set the blue radio LED to 2.2k and the green activity LED to 22k.

Fixes: #48

Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-04-27 21:35:42 +02:00
Stefan Agner
e0e2b8ecd0 Bump revision to 1.2
Bump revision to 1.2 in Schematic/PCB sheets and update the date.

Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-02-15 22:05:53 +01:00
Dominik Sliwa
8fd9133aec PoE EMI optimization
Modified PoE layout to account for GNDS-GND1 flow
and repositioned the noise retern capacitor.
Snubber was corrected for the transformer used and the switching
frequency. Some components were removed.
PoE Input filter was adjusted.

3.3 and 5V DCDC capacitor layout was optimised and unused components
were removed.

Signed-off-by: Dominik Sliwa <dominik@sliwa.io>
2022-02-15 00:29:21 +01:00
Stefan Agner
8f5fade02a Various minor silk screen/PCB tweaks
- Fix edge cut on lower right corner to make board size exact
- Update board charactristics
- Set grid origin back to 30, 30
- Update M.2 expansion silk screen (remove AI accelerator hint)
- Various silk screen reference designator fixes/improvements
- Add ESD warning logo

Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-01-10 11:19:45 +01:00
Stefan Agner
f4d8d9d038 Silkscreen fixes/small BOM adjustments
- Update silk screen reference designators
- Update backside silk screen for Yellow revision 1.1
- Set U21 (SOIC-8 RTC) to assemble and U25 (MSOP-8) as DNP
- Update heatsink footprint to add heatsink outline to silk screen (#44)
- Mark orientation of D26, D27, D28 and D29 (fixes #39)
- Use pin-header footprint for PoE selector J13, it is now JP5

Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-01-09 22:18:52 +01:00
Dominik Sliwa
04ea9a070b Optimise PoE layout
Signed-off-by: Dominik Sliwa <dominik@sliwa.io>
2022-01-09 12:11:04 +01:00
Stefan Agner
637dd1a595 Exclude TestPoints from BOM
Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-01-06 17:28:16 +01:00
Stefan Agner
019c9efdda Rename Amber to Yellow everywhere
Signed-off-by: Stefan Agner <stefan@agner.ch>
2022-01-06 17:08:55 +01:00